Exceptions

This commit is contained in:
Giulio De Pasquale 2017-05-16 18:47:51 +02:00
parent 9d888723b7
commit e1f984c72d

View File

@ -4,6 +4,45 @@ import struct
import IPython import IPython
class InvalidRegisterException(Exception):
def __init__(self, register):
super().__init__("Invalid register: {}".format(register))
class InvalidOperationException(Exception):
def __init__(self, operation):
super().__init__("Invalid operation: {}".format(operation))
class ExpectedImmediateException(Exception):
def __init__(self, value):
super().__init__("Expected immediate, got {}".format(value))
class ExpectedRegisterException(Exception):
def __init__(self, value):
super().__init__("Expected register, got {}".format(value))
class IPOverwriteException(Exception):
def __init__(self, instruction=None):
if instruction:
super().__init__("IP can't be overwritten. Instruction: {}".format(instruction))
else:
super().__init__("IP can't be overwritten.")
class InvalidValueException(Exception):
def __init__(self, instruction):
super().__init__("Invalid value while assembling: {}".format(instruction))
class VMAssembler: class VMAssembler:
assembled_code = bytearray() assembled_code = bytearray()
@ -27,16 +66,19 @@ class VMAssembler:
imm = instruction.args[1] imm = instruction.args[1]
print(instruction) print(instruction)
if reg.name != "ip": if reg.name != "ip":
if imm.isimm():
if reg.isreg():
if opcode.uint8() and reg.uint8() and imm.uint16(): if opcode.uint8() and reg.uint8() and imm.uint16():
self.assembled_code += opcode.uint8() + reg.uint8() + imm.uint16() self.assembled_code += opcode.uint8() + reg.uint8() + imm.uint16()
else: else:
sys.stderr.write( raise InvalidValueException(instruction)
"ERROR WHILE ASSEMBLING UNKNOWN VALUES\n")
return False
else: else:
sys.stderr.write("CAN'T MOVI TO IP!\n") raise ExpectedRegisterException(reg)
return False else:
return True raise ExpectedImmediateException(imm)
else:
raise IPOverwriteException(instruction)
return
def reg2reg(self, instruction): def reg2reg(self, instruction):
return return
@ -50,60 +92,48 @@ class VMAssembler:
reg = instruction.args[1] reg = instruction.args[1]
print(instruction) print(instruction)
if reg.name != "ip": if reg.name != "ip":
if imm.isimm():
if reg.isreg():
if opcode.uint8() and reg.uint8() and imm.uint16(): if opcode.uint8() and reg.uint8() and imm.uint16():
self.assembled_code += opcode.uint8() + imm.uint16() + reg.uint8() self.assembled_code += opcode.uint8() + imm.uint16() + reg.uint8()
else: else:
sys.stderr.write( raise InvalidValueException(instruction)
"ERROR WHILE ASSEMBLING UNKNOWN VALUES\n")
return False
else: else:
sys.stderr.write("CAN'T MOVI TO IP!\n") raise ExpectedRegisterException(reg)
return False else:
return True raise ExpectedImmediateException(imm)
else:
raise IPOverwriteException(instruction)
return
def imm(self, instruction): def imm(self, instruction):
return return
def movi(self, instruction): def movi(self, instruction):
if not self.imm2reg(instruction): self.imm2reg(instruction)
print("WAT")
return False
return True
def movr(self, instruction): def movr(self, instruction):
if not self.reg2reg(instruction): self.reg2reg(instruction)
print("WAT")
return False
return True
def getm(self, instruction): def getm(self, instruction):
if not self.imm2reg(instruction): self.imm2reg(instruction)
print("WAT")
return False
return True
def putm(self, instruction): def putm(self, instruction):
if not self.reg2imm(instruction): self.reg2imm(instruction)
print("WAT")
return False
return True
def addi(self, instruction): def addi(self, instruction):
if not self.imm2reg(instruction): self.imm2reg(instruction)
print("WAT")
return False
return True
class VMComponent: class VMComponent:
""" """
Represents a register or a operation the VM recognizes Represents a register, operation or an immediate the VM recognizes
""" """
name = "" name = ""
value = "" value = ""
def __init__(self, name, value): def __init__(self, name, value):
self.name = name self.name = name.casefold()
self.value = value self.value = value
def __repr__(self): def __repr__(self):
@ -129,6 +159,21 @@ class VMComponent:
return struct.pack("<H", int(self.value)) return struct.pack("<H", int(self.value))
return None return None
def isreg(self):
if self.name not in [x.casefold() for x in reg_names]:
return False
return True
def isop(self):
if self.name not in [x.casefold() for x in op_names]:
return False
return True
def isimm(self):
if self.name != self.value:
return False
return True
class VMInstruction: class VMInstruction:
""" """
@ -183,14 +228,19 @@ section_flags = {s.casefold(): i + 1 for i, s in enumerate(section_names)}
ops = [VMComponent(s.casefold(), i) for i, s in enumerate(op_names)] ops = [VMComponent(s.casefold(), i) for i, s in enumerate(op_names)]
regs = [VMComponent(s.casefold(), i) for i, s in enumerate(reg_names)] regs = [VMComponent(s.casefold(), i) for i, s in enumerate(reg_names)]
def value_from_list(fromlist, name): def value_from_list(fromlist, name):
global ops, regs
""" """
returns a tuple (name, value) from a list of VMComponents returns a tuple (name, value) from a list of VMComponents
""" """
for el in fromlist: for el in fromlist:
if el.name == name: if el.name == name:
return (el.name, el.value) return (el.name, el.value)
return None if fromlist == ops:
raise InvalidOperationException(name)
elif fromlist == regs:
raise InvalidRegisterException(name)
def name_from_list(fromlist, value): def name_from_list(fromlist, value):
@ -202,10 +252,12 @@ def name_from_list(fromlist, value):
return (el.name, el.value) return (el.name, el.value)
return None return None
def assemble_data(line): def assemble_data(line):
sys.stdout.write("DATA:\t") sys.stdout.write("DATA:\t")
sys.stdout.write(line.strip(",") + "\n") sys.stdout.write(line.strip(",") + "\n")
def main(): def main():
if len(sys.argv) < 3: if len(sys.argv) < 3:
print("Usage: {} file_to_assemble output".format(sys.argv[0])) print("Usage: {} file_to_assemble output".format(sys.argv[0]))